Abstract
This paper introduces the design of 2-4 and 4-16 line decoders using modified version of gate diffusion input (M-GDI) technique as it reduces the area that is the number of transistors and also it reduces the dissipation of power. The Combinational circuits like decoders which are used in the periphery circuitry of memory arrays like Static RAM are designed by using Modified Gate Diffusion Input (M-GDI) technique which eradicate the disadvantages of the pass transistor logic (PTL) and CMOS logic. The decoders which are designed using modified GDI technique offer better characteristics in terms of average power and delay, and also the transistor count is reduced compared to the decoders which are designed using mixed logic technology which are static CMOS, pass transistor logic and transmission gate logic. Finally, the decoders which are designed by using two techniques in 90 nm technology using Cadence Virtuoso compared in terms of transistor count, average power, delay and power delay product (PDP) show an improvement when compared to the decoders of mixed logic.
Keywords
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
References
Morgenshtein A, Fish A, Wagner IA (2002) Gate diffusion input (GDI): a power–efficient method for digital combinational circuits. IEEE Trans VLSI Syst 10(5)
Morgenshtein A, Fish A, Wagner IA (2002) Gate diffusion input (GDI) A technique for low power design of digital circuits: analysis and characterization. In: IEEE international symposium on circuits and systems, vol 1
Soni D, Shah MV (2017) Review on modified gate diffusion input. Int Res J Eng Technol (IRJET) 4(04)
Balobas D, Konofaos N (2017) Design of low-power high-performance 2-4 & 4-16 mixed-logic decoders. IEEE Trans Circ Syst—II: Expr Briefs 64
Wu X (1992) Theory of transmission switches and its application of design of CMOS digital circuits. Int J Circ Theor Appl 20(4):349–356
Weste NHE, Harris DM (2011) CMOS VLSI design, a circuits and systems perspective, 4th ed. Addison-Wesley, Boston
Oklobdzija VG, Duchene B (1995) Pass-transistor dual value logic for low-power CMOS. In: Proceedings of international symposium VLSI technology, pp 341–344
Morgenshtein A, Schwartz I, Fish A (2010) Gate diffusion input logic in standard CMOS nanoscale process. In: IEEE 26th convention of electrical and engineers in Israel
Dake JL, Terlapu SK (2016) Implementation of high-throughput digit-serial redundant basis multiplier over finite field. IOSR J VLSI Sig Process (IOSR-JVSP) 6(4):35–45. Ver. I. e-ISSN; 2319-4200, ISSN No.: 2319-4197
Gali SJ, Terlapu SK (2018) On the implementation of VLSI architecture of FM0/Manchester encoding and differential manchester coding for short-range communications. In: Anguera J, Satapathy S, Bhateja V, Sunitha K (eds) Microelectronics, electromagnetics and telecommunications. Lecture notes in electrical engineering, vol 471. Springer, Singapore
Author information
Authors and Affiliations
Corresponding author
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2021 Springer Nature Singapore Pte Ltd.
About this paper
Cite this paper
Karumuri, A., Medapati, P.K. (2021). Low-Power and High-Speed 2-4 and 4-16 Decoders Using Modified Gate Diffusion Input (M-GDI) Technique. In: Chowdary, P., Chakravarthy, V., Anguera, J., Satapathy, S., Bhateja, V. (eds) Microelectronics, Electromagnetics and Telecommunications. Lecture Notes in Electrical Engineering, vol 655. Springer, Singapore. https://doi.org/10.1007/978-981-15-3828-5_10
Download citation
DOI: https://doi.org/10.1007/978-981-15-3828-5_10
Published:
Publisher Name: Springer, Singapore
Print ISBN: 978-981-15-3827-8
Online ISBN: 978-981-15-3828-5
eBook Packages: EngineeringEngineering (R0)