Abstract
The usage of digital devices is increasing rapidly and they became essential part of everyone’s life. Digital devices can be designed according to their application and most of them are realized using arithmetic processor which consists of several operations like addition, subtraction, multiplication, etc., all of them can be implemented using full adder as the basic building block. As full adder plays a major role in digital devices we need to design a low-power full adder such that the devices can operate at lower power consumption and has longer battery life. In this research work, a hybrid low-power 1-bit full adder was designed using CMOS logic, pass transistor, and transmission gate logic with 14 transistor. The design was simulated using HSPICE tools in 90 nm technology with supply voltage of 1.2 V. Performance parameters, such as power, delay, and power delay product were compared with the existing designs, such as C-CMOS Full Adder, Mirror adder, hybrid pass-logic with static CMOS output drive full adder and found that the proposed adder has the low-power consumption and power delay product than the aforementioned adders.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
References
C.-K. Tung, Y.-C. Hung, S.-H. Shieh, G.-S. Huang.: A low-power high-speed hybrid CMOS full adder for embedded system, in Proc. IEEE Conf. Design Diagnostics Electron. Circuits Syst., vol. 13, pp. 1–4 (Apr. 2007).
S. Goel, A. Kumar, and M. A. Bayoumi.: Design of robust, energy efficient full adders for deep-submicrometer design using hybrid-CMOS logic style, IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 14, no. 12, pp. 1309–1321, (Dec. 2006).
J. M. Rabaey, A. Chandrakasan, and B. Nikolic.: Digital Integrated Circuits: A Design Perspective, 2nd ed. Delhi, India: Pearson Education, (2003).
N. H. E. Weste, D. Harris, and A. Banerjee.: CMOS VLSI Design: A Circuits and Systems Perspective, 3rd ed. Delhi, India: Pearson Education, (2006).
M. Hosseinghadiry, H. Mohammadi, M. Nadisenejani.: Two New Low Power High Performance Full Adders with Minimum Gates, International Journal of Electronics, Circuits and Systems, Vol. 3, No. 2, pp. 124–131 (2009).
N. Zhuang and H. Wu.: A new design of the CMOS full adder, IEEE Journal of Solid-State Circuits, Vol. 27, No. 5, pp. 840–844 (1992).
M. Aguirre-Hernandez and M. Linares-Aranda.: CMOS full-adders for energy-efficient arithmetic applications, IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 19, no. 4, pp. 718–721, (Apr. 2011).
Partha Bhattacharyya, Bijoy Kundu, Sovan Ghosh, Vinay Kumar and Anup Dandapat.: Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit, IEEE Transactions on very large scale integration (vlsi) systems, (September 2014).
Subodh Wairya, Rajendra Kumar Nagaria and Sudarshan Tiwari.: Comparative Performance Analysis of XORXNOR Function Based High-Speed CMOS Full Adder Circuits For Low Voltage VLSI Design, International Journal of VLSI design & Communication Systems (VLSICS) Vol.3, No.2, (April 2012).
Author information
Authors and Affiliations
Corresponding author
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2018 Springer Nature Singapore Pte Ltd.
About this paper
Cite this paper
Mannepalli, C., Kommu, C. (2018). Modified Low-Power Hybrid 1-Bit Full Adder. In: Satapathy, S., Bhateja, V., Chowdary, P., Chakravarthy, V., Anguera, J. (eds) Proceedings of 2nd International Conference on Micro-Electronics, Electromagnetics and Telecommunications. Lecture Notes in Electrical Engineering, vol 434. Springer, Singapore. https://doi.org/10.1007/978-981-10-4280-5_20
Download citation
DOI: https://doi.org/10.1007/978-981-10-4280-5_20
Published:
Publisher Name: Springer, Singapore
Print ISBN: 978-981-10-4279-9
Online ISBN: 978-981-10-4280-5
eBook Packages: EngineeringEngineering (R0)