Abstract
It is reasonable to attempt to improve performance of an existing computer system by incorporation of a cache or buffer memory. Furthermore, it is also reasonable to attempt to predict the effect of that inclusion by system models. This paper reports on such an effort. We begin by describing the system, devising a methodology to use a processor dedicated cache in the multi-processor system, and conclude by examining a series of modeling efforts germane to predicting the performance effects of the cache. We are interested in and conclude that very simple models can quite accurately predict such performance improvements if properly abstracted from the actual or proposed system architecture and can do so with a small expenditure of computer time and human effort.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
References
J. S. Liptay, "Structural Aspect of the System/360 Model 85: II The Cache", IBM System Journal, Vol. 7, No. 1, 1968, pp. 15–21.
O. J. Bell, D. Casasent, C. G. Bell, “An Investigation of Alternative Cache Organizations”, IEEE TC, April, 1974, pp. 346–351.
J. Gersei, J. A. Lukes, “;A Model for the Evaluation of Storage Hierarchies”, IBM System Journal, Vol. 13, No. 2, 1974, pp. 163–178.
Arthur V. Pohm, Orn P. Agrawal, Ronald N. Monroe, “The Cost of Performance Tradeoffs of Buffered Memories”, IEEE Proc., 63, 8, August, 1975, pp. 1129–1135.
W. R. Franta, P. A. Houle, “Comments on Models of Multiprocessor Multi-Memory Bank Computer Systems”, Proc. Winter Simulation Conference, 1974, pp. 87–97.
Stuart E. Madnick, John J. Donovan, Operating Systems, McGraw Hill, 1974.
William D. Strecker, “Cache Memories for PDP-11 Family Computers”, Proc. 3rd IEEE Symposium on Computer Architecture, January 19–21, 1976
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 1977 Springer-Verlag Berlin · Heidelberg
About this chapter
Cite this chapter
Patton, P.C., Franta, W.R., Petschauer, T.W., Pliml, R.F. (1977). On Performance Studies of Processor Oriented Cache Configurations. In: Spies, P.P. (eds) Modelle für Rechensysteme. Informatik — Fachberichte, vol 9. Springer, Berlin, Heidelberg. https://doi.org/10.1007/978-3-642-45499-8_10
Download citation
DOI: https://doi.org/10.1007/978-3-642-45499-8_10
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-08206-4
Online ISBN: 978-3-642-45499-8
eBook Packages: Springer Book Archive