Abstract
The placement and routing is a hot topic in Evolvable Hardware, the work of the placement and routing in this paper is as follows: (1) Combining with FPGA’s and the VPR’s “placement and routing” two-stage optimization model, the designed “random placement and optimal routing” model meets the tasks of placement and routing in PEA that is N*N array of PE. (2)The designed pathfinder based on simulated annealing is a solution for the “placement and optimal routing” cycle model, it uses obstacle avoidance to solve the placement and routing problem. (3)By numerical test experiments, we verify that the success rate of pathfinder based on simulated annealing is higher than the commonly used “depth-first search” under the PEA framework.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
References
Cohen, H.F., Andreou, A.G.: Analog CMOS integration and experimentation with auto adaptive independent component analyzer. IEEE Transactions on Circuits and Systems I Analog and Digital Signal Processing 42(2), 65–77 (1995)
Stoica, A., Zebulum, R.: Reconfiguration of Analog Electronics for Extreme Environments: Problem or Solution. In: International Conference on Intelligent Computing and Technology (2005)
Ferguson, M.I., Stoica, A., Keymeulen, D., Zebulum, R.S., Duong, V.: An evolvable hardware platform based on DSP and FPTA. In: Proceedings of the Genetic and Evolutionary Computation Conference (GECCO 2002), pp. 145–152. AAAI Press, Menlo Park (2002)
Liguo, S.: Coarse-grained Reconfigurable Computing Architecture and its application. Beijing University of Aeronautics and Astronautics (2007)
Garis, H.D.: Evolvable Hardware: Genetic Programming of a Darwin Machine. In: Albrecht, R.F., Reeves, C.R., Steels, N.C. (eds.) Artificial Neural Nets and Genetic Algorithms, pp. 441–449. Springer, Heidelberg (1993)
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2010 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Yu, Z., Zeng, S., Guo, Y., Hu, N., Song, L. (2010). Pathfinder Based on Simulated Annealing for Solving Placement and Routing Problem. In: Cai, Z., Hu, C., Kang, Z., Liu, Y. (eds) Advances in Computation and Intelligence. ISICA 2010. Lecture Notes in Computer Science, vol 6382. Springer, Berlin, Heidelberg. https://doi.org/10.1007/978-3-642-16493-4_40
Download citation
DOI: https://doi.org/10.1007/978-3-642-16493-4_40
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-642-16492-7
Online ISBN: 978-3-642-16493-4
eBook Packages: Computer ScienceComputer Science (R0)