Abstract
A new BIST scheme for on-chip testing of non-volatile memories and based on signature analysis is presented. The signature of the whole memory, whose content can be changed selectively by the user, is dynamically self-learned by the memory and it is saved in a dedicated memory location. Either such a signature can be externally compared with the expected one in order to check for the programming operation, or it can be used for comparison purposes when data retention must be self-tested.
Keywords
This is a preview of subscription content, log in via an institution.
Buying options
Tax calculation will be finalised at checkout
Purchases are for personal use only
Learn about institutional subscriptionsPreview
Unable to display preview. Download preview PDF.
References
A.J. van de Goor, Testing Semiconductor Memories,John Wiley & Sons, 1991.
S. Aritome, R. Shirota, G. Hemink, T. Endoh, and F. Masuoka, “Reliability Issues of Flash Memory Cells,” Proc. of the IEEE, May 1993, Vol. 81, pp. 776–788.
B. Johnson, Design and Analysis of Fault-Tolerant Digital Systems, Addison-Wesley, 1989.
P.H. Bardell, W.H. McAnney, and J. Savir, Built-In Test for VLSI: Pseudorandom Techniques,John Wiley & Sons, 1987.
B. Prince, “Challenges in Memory—Logic Integration,” Proc. of IEEE /nt. Workshop on Memory Technology, Design and Testing, 1995, pp. 2–7.
Y. Zorian and A. Ivanov, “EEODM: An Effective BIST Scheme for ROMs,” Proc. of IEEE Int. Test Conf, 1990, pp. 871–879.
P. Olivo, M. Damiani, and B. Riccò, “Aliasing Minimization in Signature Analysis Testing,” Proc. of IEEE Eur. Test Conf, Apr. 1993, pp. 451–456.
S.W. Golomb, Shift-Register Sequences, Holden-Day, San Francisco, 1967.
M. Damiani, R Olivo, and B. Riccò, “Analysis and Design of Linear Finite State Machine for Signature Analysis Testing,” IEEE Transaction on Computer, Vol. C-40, pp. 1034–1045, Sep. 1991.
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 1998 Springer Science+Business Media New York
About this chapter
Cite this chapter
Olivo, P., Dalpasso, M. (1998). A BIST Scheme for Non-Volatile Memories. In: Nicolaidis, M., Zorian, Y., Pradan, D.K. (eds) On-Line Testing for VLSI. Frontiers in Electronic Testing, vol 11. Springer, Boston, MA. https://doi.org/10.1007/978-1-4757-6069-9_13
Download citation
DOI: https://doi.org/10.1007/978-1-4757-6069-9_13
Publisher Name: Springer, Boston, MA
Print ISBN: 978-1-4419-5033-8
Online ISBN: 978-1-4757-6069-9
eBook Packages: Springer Book Archive