Abstract
The driving force behind the spectacular advancement of the integrated circuit technology in the past thirty years has been the exponential scaling of the transistor feature size, i.e., the minimum dimension of a transistor. It has been following the Moore’s Law [1] at the rate of a factor of 0.7 reduction every three years. It is expected that such exponential scaling will continue for at least another 10 to 12 years as projected in the 1997 National Technology Roadmap for Semiconductors (NTRS’97) [2] shown in Table 1.1
Keywords
These keywords were added by machine and not by the authors. This process is experimental and the keywords may be updated as the learning algorithm improves.
This is a preview of subscription content, log in via an institution.
Buying options
Tax calculation will be finalised at checkout
Purchases are for personal use only
Learn about institutional subscriptionsPreview
Unable to display preview. Download preview PDF.
References
G. E. Moore, “Cramming more components onto integrated circuits,” Electronics Magazine, vol. 38, pp. 114–117, April 1965.
Semiconductor Industry Association, National Technology Roadmap for Semiconductors, 1997.
Semiconductor Industry Association, International Technology Roadmap for Semiconductors, 1999.
J. Cong, “Challenges and opportunities for design innovations in nanometer technologies,” in SRC Working Papers, http://www.src.orgfprg_mgmt/frontier.dgwfprg_mgmt/frontier.dgw, Dec. 1997.
J. Cong, L. He, C.-K. Koh, D. Z. Pan, and X. Yuan, UCLA TreeRepeater-Interconnect-Optimization Package (TRIO), 1999, Available at http://cadlab.cs.ucla.edu/software.release/trio/htdocs/.
P. Pan, A. K. Karandikar, and C. L. Liu, “Optimal clock period clustering for sequential circuits with retiming,” IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, pp. 489–498, 1998.
J. Cong, H. Li, and C. Wu, “Simultaneous circuit partitioning/clustering with retiming for performance optimization,” in Proc. Design Automation Conf., pp. 460–465, 1999.
G. Karypis, R. Aggarwal, V. Kumar, and S. Shekhar, “Multilevel hypergraph partitioning: Application in VLSI domain,” in Proc. Design Automation Conf.,.pp. 526–529, 1997.
J. Cong and S. K. Lim, “Edge separability based circuit clustering with application to circuit partitioning,” in Proc. Asia and South Pacific Design Automation Conf., pp. 429–434, 2000.
J. Cong and S. K. Lim, “Multiway partitioning with pairwise movement,” in Proc. Int. Conf. on Computer Aided Design, pp. 512–516, 1998.
A. Brandt, “Multi-level adaptive solution to boundary value problems,” Mathematics of Computation, vol. 31, no. 138, pp. 333–390, 1977.
W. Briggs, A Multigrid Tutorial. SIAM, 1987.
G. Karypis, R. Aggarwal, V. Kumar, and S. Shekhar, “Multilevel hypergraph partitioning: Applications in vlsi domain,” IEEE Trans. on Very Large Scale Integration Systems, vol. 7, pp. 69–79, Mar 1999.
T. Chan, J. Cong, T. Kong, and J. Shinnerl, “Multilevel optimization for large-scale circuit placement,” in Proc. IEEE International Conference on Computer Aided Design, pp. 171–176, Nov 2000.
J. Cong and S. K. Lim, “Performance driven multiway partitioning,” in Proc. Asia and South Pacific Design Automation Conf., pp. 441–446, 2000.
J. Cong and S. K. Lim, “Physical planning with retiming,” in Proc. Int. Conf. on Computer Aided Design, pp. 2–7, Nov. 2000.
J. Cong, T. Kong, and D. Z. Pan, “Buffer block planning for interconnect-driven floorplanning,” in Proc. Int. Conf. on Computer Aided Design, pp. 358–363, 1999.
J. Cong, L. He, C.-K. Koh, and P. H. Madden, “Performance optimization of VLSI interconnect layout,” Integration, the VLSI Journal, vol. 21, pp. 1–94, 1996.
Z. Pan, Interconnect Synthesis and Planning for High-Performance IC Designs. PhD thesis, University of California, Los Angeles, 2000.
P. Sarkar, V. Sundararaman, and C.-K. Koh, “Routability-driven repeater block planning for interconnect-centric floorplanning,” in Proc. Int. Symp. on Physical Design, 2000.
J. Cong and D. Z. Pan, “Interconnect estimation and planning for deep submicron designs,” in Proc. Design Automation Conf., pp. 507–510, June, 1999.
J. Cong, L. He, C.-K. Koh, and Z. Pan, “Global interconnect sizing and spacing with consideration of coupling capacitance,” in Proc. Int. Conf. on Computer Aided Design, pp. 628–633, 1997.
J. Cong and D. Z. Pan, “Interconnect delay estimation models for synthesis and design planning,” in Proc. Asia and South Pacific Design Automation Conf., pp. 97–100, Jan., 1999.
D. Sylvester and K. Keutzer, “A global wiring paradigm for deep sub-micron design,” IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, vol. 19, pp. 242–252, February 2000.
I. E. Sutherland, R. F. Sproull, and D. Harris, Logical Effort: Designing Fast CMOS Circuits. Academic Press, Inc., 1999.
http://www.magma-da.com/c/@4sggeyXVifzmg/Pages/Gain_based_overview. html.
J. Cong, “An interconnect-centric design flow for nanometer technologies,” Proceedings of the IEEE, vol. 89, no. 4, 2001.
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2001 Springer Science+Business Media Dordrecht
About this chapter
Cite this chapter
Cong, J. (2001). Interconnect Planning. In: Lu, B., Du, DZ., Sapatnekar, S.S. (eds) Layout Optimization in VLSI Design. Network Theory and Applications, vol 8. Springer, Boston, MA. https://doi.org/10.1007/978-1-4757-3415-7_2
Download citation
DOI: https://doi.org/10.1007/978-1-4757-3415-7_2
Publisher Name: Springer, Boston, MA
Print ISBN: 978-1-4419-5206-6
Online ISBN: 978-1-4757-3415-7
eBook Packages: Springer Book Archive