Demonstrator designs

  • Jan Vanhoof
  • Karl Van Rompaey
  • Ivo Bolsens
  • Gert Goossens
  • Hugo De Man
Chapter
Part of the The Springer International Series in Engineering and Computer Science book series (SECS, volume 216)

Abstract

In the course of this dissertation, a number of design exercises featuring industrial complexity have been done with CATHEDRAL-II. In this chapter, an evaluation of the most important aspects of CATHEDRAL-II is presented. In addition, the consequences of high-level design decisions on the overall chip area will be illustrated with elaborated design examples. CATHEDRAL-II combines a number of optimising transformations. The relative importance of these optimisations will be evaluated. We will demonstrate that some optimisations may have unexpected side-effects on the performance or on the chip area. The importance of user interaction will be stressed. In order to draw relevant conclusions, a detailed chip layout has been generated for each design alternative, including pads and hardware for testability. The overhead of testability in terms of chip area will be evaluated.

Keywords

Pulse Shaper Clock Cycle Delay Line Data Path Chip Area 
These keywords were added by machine and not by the authors. This process is experimental and the keywords may be updated as the learning algorithm improves.

Preview

Unable to display preview. Download preview PDF.

Unable to display preview. Download preview PDF.

Copyright information

© Springer Science+Business Media Dordrecht 1993

Authors and Affiliations

  • Jan Vanhoof
    • 1
  • Karl Van Rompaey
    • 1
  • Ivo Bolsens
    • 1
  • Gert Goossens
    • 1
  • Hugo De Man
    • 1
  1. 1.IMEC vzwUSA

Personalised recommendations