Abstract
Memory chips are always at the leading edge of integration and their size gives permanently the state of the art of the technology. As the design is very repetitive, no other factor such as architecture choices or innovative layout is very decisive. The state of the art has led to 1 Mbit static RAMs in CMOS technology (0.8 µm) with 25 ns access time. This state of the art is summarized in table I in appendix 1.
Keywords
These keywords were added by machine and not by the authors. This process is experimental and the keywords may be updated as the learning algorithm improves.
This is a preview of subscription content, log in via an institution.
Buying options
Tax calculation will be finalised at checkout
Purchases are for personal use only
Learn about institutional subscriptionsPreview
Unable to display preview. Download preview PDF.
References
Y. Kitano, S. Khodha, H. Kikuchi and S. Sakai.IEEE. Trans. Electron Devices, ED. 27–8, Aug. 1980, p. 1631.
C. Cohen. Electronics, Jan. 1984, pp. 77.
Y. Veoka, C. Minagawa, M. Oka and A. Ishimoto. IEEE J. Solid-State Circuits SC 19–3, June 1984, p. 319.
R. Aubusson and I. Catt. IEEE J. Solid-State Circuits, SC 13–3, june 1978, p.339.
I. Catt. Wireless World, july 1981, p. 57.
Communication at the WSI workshop, Southampton (UK), 1985.
E. Bennet. Electron. Des., Dec., 2, 1985.
R. Hawkins. Electron. Des., Oct. 1985.
G. Saucier and J. Trilhe editors, Wafer Scale Integration, published by North-Holland, 1986.
A data sheet of the 64 K SRAM will be available from ST (Carrolton) in 1989.
M. Ketchen. IEEE Circuits and Design magazine, jul. 1985.
C. Staper. Proc. of the IEEE, Vol. 71, N°4, april 1983.
K. Hedlund. PhD thesis dissertation, Purdue university, west Lafayette,. nov. 1982.
NCR Corp., Semiconductor International, march 1981, p. 87.
Ice, ICECAP report, issue 5–5, 1985.
J. Asaitis, G. Chapman and J. Raffel. IEEE electron device letters, Vol. EDL 3 N°7, july 1982, p. 184.
O. Minuto and al., IEEE Journal of Solid-State Circuits, Vol. SC 17 N°5, oct. 1982, p. 793.
B. Williams, I. Herman, F. Mitlitsky, R. Hyde and L. Wood. Appl. Phys. Lett., Vol 43, N°10, nov. 1983, p. 946.
P. Wyatt, J. Raffel, G. Chapman, B. Mathur, J. Burns and T. Herdon. Proceedings IEDM 1987, p. 626.
P. Girard. Proc. Conference Scanning Microscopy International, St. Louis (Missouri), 1988.
D. Shaver. Solid-State Technology, feb. 1984.
J. Barret. Proc. IMC, Tokyo (Japan), may 1988.
B. Nasreddine. “Conception d’une mémoire reconfigurable intégrée sur tranche”. INPG PhD thesis dissertation. Grenoble, July 1988.
R. Ferrant. Fast and low power asynchronous state RAM. Centre d’étude et de fabrication - Eurotechnique, March 1985.
M.B. Ketchen. Point defect yield model for wafer scale integration. IEEE Circuit and devices magazine, July 1985.
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 1989 Plenum Press, New York
About this chapter
Cite this chapter
Nasreddine, B., Kouka, EF., Wang, Y., Marron, D., Trilhe, J. (1989). A Reconfigurable SRAM 4.5 Mbit WSI Memory. In: Koren, I. (eds) Defect and Fault Tolerance in VLSI Systems. Springer, Boston, MA. https://doi.org/10.1007/978-1-4615-6799-8_21
Download citation
DOI: https://doi.org/10.1007/978-1-4615-6799-8_21
Publisher Name: Springer, Boston, MA
Print ISBN: 978-1-4615-6801-8
Online ISBN: 978-1-4615-6799-8
eBook Packages: Springer Book Archive