Abstract
In this chapter, two-level memory hierarchies are defined and measurements are presented and analyzed for sequential Prolog architectures. The first level consists of a local memory. The second level consists of an interleaved main memory. Both traditional local memory models, as well as models suited specifically to the Prolog architectures previously introduced, are examined. Queueing models are used to determine the main memory interleaving required to support the local memory configurations. In the next chapter, these memory hierarchy designs are extended to multiprocessor systems.
Keywords
These keywords were added by machine and not by the authors. This process is experimental and the keywords may be updated as the learning algorithm improves.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
Author information
Authors and Affiliations
Rights and permissions
Copyright information
© 1988 Kluwer Academic Publishers
About this chapter
Cite this chapter
Tick, E. (1988). Uniprocessor Memory Organizations. In: Memory Performance of Prolog Architectures. The Kluwer International Series in Engineering and Computer Science, vol 40. Springer, Boston, MA. https://doi.org/10.1007/978-1-4613-2017-3_4
Download citation
DOI: https://doi.org/10.1007/978-1-4613-2017-3_4
Publisher Name: Springer, Boston, MA
Print ISBN: 978-1-4612-9202-9
Online ISBN: 978-1-4613-2017-3
eBook Packages: Springer Book Archive