Abstract
The dedicated photolithography machine constraint in semiconductor manufacturing is one of the new issues of photolithography machinery due to natural bias. In this paper, we propose the heuristic Load Balancing (LB) scheduling approach based on a Resource Schedule and Execution Matrix (RSEM) to tackle this constraint. The LB method is to schedule each wafer lot at the first photolithography stage to a suitable machine, according to the load balancing factors among machines. We describe the proposed LB scheduling method and present an example to demonstrate the proposed method and the result of the simulations to validate the approach.
Chapter PDF
Similar content being viewed by others
Keywords
These keywords were added by machine and not by the authors. This process is experimental and the keywords may be updated as the learning algorithm improves.
7. References
Akcalt, E, Nemoto, K, Uzsoy, R. Cycle-time improvements for photolithography process in semiconductor manufacturing. IEEE Transactions on Semiconductor Manufacturing 2001; 14, 1: 48–56.
Arisha, A, Young, P. “Intelligent Simulation-based Lot Scheduling of Photolithography Toolsets in a Wafer Fabrication Facility”. 2004 Winter Simulation Conference 2004; 1935–1942.
Chern, C, Liu, Y. Family-Based Scheduling Rules of a Sequence-Dependent Wafer Fabrication System. In IEEE Transactions on Semiconductor Manufacturing 2003; 16, 1: 15–25.
Kumar, PR. Re-entrant Lines. In Queuing Systems: Theory and Applications, Special Issue on Queuing Networks 1993; 13, 1–3: 87–110.
Kumar, PR. Scheduling Manufacturing Systems of Re-Entrant Lines. Stochastic Modeling and Analysis of Manufacturing Systems, David D. Yao (ed.), Springer-Verlag, New York 1994: 325–360.
Kumar, S, Kumar, PR. Queuing Network Models in the Design and Analysis of Semiconductor Wafer Fabs. In IEEE Transactions on Robotics and Automation 2001; 17, 5: 548–561.
Lu, SCH, Ramaswamy, D., Kumar PR. Efficient Scheduling Policies to Reduce Mean and Variance of Cycle-time in Semiconductor Manufacturing Plants. In IEEE Transactions on Semiconductor Manufacturing 1994; 7, 3: 374–385.
Lu, SH, Kumar, PR. Distributed Scheduling Based on Due Dates and Buffer Priorities. In IEEE Transactions on Automatic Control 1991; 36, 12: 1406–1416.
Miwa, T, Nishihara, N, Yamamoto, K. Automated Stepper Load Balance Allocation System. IEEE Transactions on Semiconductor Manufacturing 2005; 18, 4: 510–516.
Mönch, L, Prause, M, Schmalfuss, V. “Simulation-Based Solution of Load-Balancing Problems in the Photolithoeraohv Area of a Semiconductor Wafer Fabrication Facilitv”. 2001 Winter Simulation conference 2001: 1170–1177.
Shen, Y., Leachman, R.C. Stochastic Wafer Fabrication Scheduling. In IEEE Transactions on Seimiconducto Manufacturing 2003; 16, 1: 2–14
Shr, AMD, Liu, A, Chen, PP. “A Load Balancing Scheduling Approach for Dedicated Machine Constraint”. 8th International Conference on Enterprise Information Systems, Paphos, Cyprus, May 2006a (to appear).
Shr, AMD, Liu, A, Chen, PP. “A Heuristic Load Balancing Scheduling Method for Dedicated Machine Constraint”. 19th International Conference on Industrial, Engineering & Other Applications of Applied Intelligent Systems (IEA/AIE’06), Annecy, France, June 2006b (to appear).
Shr, AMD, Liu, A, Chen, PP. “Load Balancing among Photolithography Machines in Semiconductor Manufacturine”. 3rd International Conference on Intelligent Systems (IEEE IS’06). London. England, September 2006c (to appear).
Wein, L. M. Scheduling Semiconductor Wafer Fabrication. In IEEE Transactions on Semiconductor Manufacturing 1988; 1, 3: 115–130.
Zhou, M. and Jeng, MD. Modeling, Analysis, Simulation, Scheduling, and Control of Semiconductor Manufacturing System: A Petri Net Approach. In IEEE Transactions on Semiconductor Manufacturing 1998; 11, 3: 333–357.
Author information
Authors and Affiliations
Rights and permissions
Copyright information
© 2006 International Federation for Information Processing
About this paper
Cite this paper
Shr, A., Liu, A., Chen, P.P. (2006). A Load Balancing Method for Dedicated Photolithography Machine Constraint. In: Information Technology For Balanced Manufacturing Systems. BASYS 2006. IFIP International Federation for Information Processing, vol 220. Springer, Boston, MA. https://doi.org/10.1007/978-0-387-36594-7_36
Download citation
DOI: https://doi.org/10.1007/978-0-387-36594-7_36
Publisher Name: Springer, Boston, MA
Print ISBN: 978-0-387-36590-9
Online ISBN: 978-0-387-36594-7
eBook Packages: Computer ScienceComputer Science (R0)