Abstract
The implementation of finite impulse response (FIR) digital filters using pipelined bit-serial arithmetic and canonic signed digit (CSD) coefficient coding can be an effective use of hardware resources. However, the necessary time alignment of all data and control signals can be a tedious process. A methodology for implementing FIR filters using pipelined bit-serial arithmetic and field programmable gate arrays (FPGAs) is described.
This work was supported in part by funding from the National Sciences and Engineering Research Council of Canada and Micronet, A Canadian Network of Centres of Excellence.
Preview
Unable to display preview. Download preview PDF.
References
J.B.Evans. Efficient fir filter architectures suitable for fpga implementation. IEEE Transactions on Circuits and Systems-II, pages 490–493, 1994.
P.T. Yang R. Jain and T. Yoshino. Firgen: A computer-aided design system for high performance fir filter integrated circuits. IEEE Transactions on Signal Processing, pages 1655–1668, 1991.
D.R. Bull and G. Wacey. Bit-serial digital filter architecture using ram-based delay operators. IEE Proc.-Circuits Devices Syst., pages 4–19, 1994.
P.J. Graumann and L.E. Turner. Implementing dsp algorithms using pipelined bit-serial arithmetic and FPGAs. First International ACM/SIGDA Workshop on FPGAs, pages 123–128, 1992.
P.J. Graumann and L.E. Turner. Specifying and hardware prototyping of dsp systems using a register transfer level language, pipelined bit-serial arithmetic and fpgas. 2nd Canadian Workshop on Field Programmable Devices, 1994.
P. Jacob R. Hartley, P. Corbett and S. Karr. A high speed fir filter designed by compiler. Proc. Custom Integrated Circuits Conf., pages 20.2.1–20.2.4, 1989.
XILINX. The Programmable Logic Data Book. Xilinx Inc., 1994.
R.M.M. Oberman. Digital Circuits for Binary Arithmetic. Macmillan Press Ltd., 1979.
P. Denyer and D. Renshaw. VLSI Signal Processing: A Bit Serial Approach. Addison-Wesley Publishing Company, 1985.
L.E. Turner P. Graumann and S. Barker. TRANS User's Guide. Department of Electrical and Computer Engineering, University of Calgary, Internal Report, 1992, 1993.
L.E. Turner P. Graumann and M. Svihura. NOMAD User's Guide. Department of Electrical and Computer Engineering, University of Calgary, Internal Report, December 1992.
Author information
Authors and Affiliations
Editor information
Rights and permissions
Copyright information
© 1995 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Turner, L.E., Graumann, P.J.W., Gibb, S.G. (1995). Bit-serial FIR filters with CSD coefficients for FPGAs. In: Moore, W., Luk, W. (eds) Field-Programmable Logic and Applications. FPL 1995. Lecture Notes in Computer Science, vol 975. Springer, Berlin, Heidelberg. https://doi.org/10.1007/3-540-60294-1_125
Download citation
DOI: https://doi.org/10.1007/3-540-60294-1_125
Published:
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-60294-1
Online ISBN: 978-3-540-44786-3
eBook Packages: Springer Book Archive