Abstract
Internet Protocol (IP) characterization is the process of classifying IP packets into categories, mainly depending on information in the header. This report describes the implementation of an FPGA-based dynamically reconfigurable Content Addressable Memory (CAM) for IP version 6 (IPv6) characterization. This CAM is characterized by a large width of the search word, a relatively small number of CAM words (i.e. several 100’s) and the fact that these words may contain ‘don’t cares’. The CAM is updated by dynamic reconfiguration and has a novel architecture that allows the space, that each single CAM word occupies, to be variable. A priority mechanism has been developed which allows also to explicitly assign a priority to a CAM entry. This way, CAM words can be added/deleted in a more efficient way.
Access this chapter
Tax calculation will be finalised at checkout
Purchases are for personal use only
Preview
Unable to display preview. Download preview PDF.
References
A. McEwan, J. Saul, A. Bayley, “A High Speed Reconfigurable Firewall Based On Parameterizable FPGA-based Content Addressable Memories”, Proceedings of the International Conference on Parallel and Distributed Processing Techniques and Applications (PDPTA), 1999.
M. Defossez, “Content Addressable Memory (CAM) in ATM applications”, Xilinx Application Note 202, 1999.
J. Brelet, B. New, “Designing Flexible, Fast CAMs with Virtex Slices”, Xilinx Application Note 203, 1999.
J. Brelet, “Using Block SelectRAM+ for High-Performance Read/Write CAMs”, Xilinx Application Note 204, 1999.
S. Deering, R. Hinden, Internet Protocol, Ver. 6 Specification, RFC 2460, 1998.
M. Mansour, A. Kayssi, “FPGA-based Internet Protocol Version 6 Router”, Proc. of IEEE International Conference on Computer Design, p. 334, vol. 2, 1998.
S. Guccione, D. Levi, “Run-Time Parameterizable Cores”, Proceedings of the 9th International Workshop of Field Programmable Logic and Applications FPL ‘99, p. 215, Springer Lecture Notes in Computer Science, 1998.
Xilinx Inc, “JBits Xilinx Reconfigurable Computing Platform”, JBits 2.1 Tutorial, 1999.
A.J. McAuley, P. Francis, “Fast Routing Table Lookup Using CAMs”, Proceedings of IEEE Infocom ‘93, p. 1382, 1993.
S. V. Kartalopoulos, “An Associative RAM-based CAM and Its Application to BroadBand Communiactions Systems”, IEEE Transactions on Neural Networks, p. 1036, vol. 9, 1998.
Author information
Authors and Affiliations
Editor information
Editors and Affiliations
Rights and permissions
Copyright information
© 2000 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Ditmar, J., Torkelsson, K., Jantsch, A. (2000). A Dynamically Reconfigurable FPGA-Based Content Addressable Memory for Internet Protocol Characterization. In: Hartenstein, R.W., Grünbacher, H. (eds) Field-Programmable Logic and Applications: The Roadmap to Reconfigurable Computing. FPL 2000. Lecture Notes in Computer Science, vol 1896. Springer, Berlin, Heidelberg. https://doi.org/10.1007/3-540-44614-1_3
Download citation
DOI: https://doi.org/10.1007/3-540-44614-1_3
Published:
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-67899-1
Online ISBN: 978-3-540-44614-9
eBook Packages: Springer Book Archive