Abstract
The method of built-in self-testing is proposed using imperfect duplication. As an example reducing the value of the average probability of missing a fault in the case of BIST of single-output combinational circuit has been shown.
Preview
Unable to display preview. Download preview PDF.
Similar content being viewed by others
References
Горяшко А.П., Литвиненко Н.Н., Поспелов Л.В., Пожаров И.И. Системы тестового контроля современных ЗВМ. Обзор основных направлений, Изд. АН СССР, Техн. кибернетика, No. I (1985), 37–56.
McClaskey E.J. Built-in self-test techniques, IEEE Des. and Test Comput., vol.2, N 2 (1985), 21–28.
McClaskey E.J. Verification testing — a pseudoexhaustive test technique, IEEE Trans. Comput., vol. C-33, N 6 (1984), 541–545.
Agarwal V.K. Increasing effectiveness of built-in testing by out-put data modification, 13th Annu.Int.Simp. on FTCS (1983), 227–234.
Латыпов Р.Х. Применение кодов Рида-Маллера при самотецтировании схем, Автоматика и телемеханика, No. 9 (1986), 145–151.
Golomb S. Shift register sequences, Holden-Day Inc., (1967).
Berlecamp E.R., Welch L.R. Weight distribution of the cosets of the (32,6) Reed-Muller code, IEEE Trans. Inform. Theory, vol. IT-18, N 1 (1972), 203–207.
Author information
Authors and Affiliations
Editor information
Rights and permissions
Copyright information
© 1987 Springer-Verlag Berlin Heidelberg
About this paper
Cite this paper
Latypov, R.K. (1987). Built-in self-testing of logic circuits using imperfect duplication. In: Budach, L., Bukharajev, R.G., Lupanov, O.B. (eds) Fundamentals of Computation Theory. FCT 1987. Lecture Notes in Computer Science, vol 278. Springer, Berlin, Heidelberg. https://doi.org/10.1007/3-540-18740-5_59
Download citation
DOI: https://doi.org/10.1007/3-540-18740-5_59
Published:
Publisher Name: Springer, Berlin, Heidelberg
Print ISBN: 978-3-540-18740-0
Online ISBN: 978-3-540-48138-6
eBook Packages: Springer Book Archive