© 2018

Low-Power Design and Power-Aware Verification


Table of contents

  1. Front Matter
    Pages i-xv
  2. Progyna Khondkar
    Pages 1-2
  3. Progyna Khondkar
    Pages 3-9
  4. Progyna Khondkar
    Pages 11-68
  5. Progyna Khondkar
    Pages 69-80
  6. Progyna Khondkar
    Pages 81-108
  7. Progyna Khondkar
    Pages 109-130
  8. Progyna Khondkar
    Pages 131-153
  9. Back Matter
    Pages 155-155

About this book


Until now, there has been a lack of a complete knowledge base to fully comprehend Low power (LP) design and power aware (PA) verification techniques and methodologies and deploy them all together in a real design verification and implementation project. This book is a first approach to establishing a comprehensive PA knowledge base.

LP design, PA verification, and Unified Power Format (UPF) or IEEE-1801 power format standards are no longer special features. These technologies and methodologies are now part of industry-standard design, verification, and implementation flows (DVIF). Almost every chip design today incorporates some kind of low power technique either through power management on chip, by dividing the design into different voltage areas and controlling the voltages, through PA dynamic and PA static verification, or their combination.

The entire LP design and PA verification process involves thousands of techniques, tools, and methodologies, employed from the r

egister transfer level (RTL) of design abstraction down to the synthesis or place-and-route levels of physical design. These techniques, tools, and methodologies are evolving everyday through the progression of design-verification complexity and more intelligent ways of handling that complexity by engineers, researchers, and corporate engineering policy makers. 


Silicon Engineering Low Power Design Power Aware Verification Unified Power Format (UPF) Static Verification Dynamic Verification Chip Design

Authors and affiliations

  1. 1.Design Verification SpecialistMentor Graphics - A Siemens BusinessFremontUSA

About the authors

Progyna Khondkar is a low power design and verification expert and senior verification engineer at Mentor Graphics in the design verification technology division (DVT). He holds two patents and has numerous publications in power aware verification. He has strong focus on electronics, computer and information science education, research and teaching experiences in top level universities in Asia. He has worked for Hardware-Software design, development, integration, test and verification in the world class ASIC & Electronic Design Automation (EDA) companies for the last 15 years. He holds a PhD in Computer Science and is a senior member of IEEE. He also serves as a member of editorial board and reviewer of Journal of INFORMATION, IEEE Transactions on Computer-Aided Design of Integrated Circuit and Systems, IEEE Transactions on Computers and Journal of VLSI Design and Verification (JVLSIDV).

Bibliographic information

Industry Sectors
IT & Software
Energy, Utilities & Environment
Oil, Gas & Geosciences