About this book
Until now, there has been a lack of a complete knowledge base to fully comprehend Low power (LP) design and power aware (PA) verification techniques and methodologies and deploy them all together in a real design verification and implementation project. This book is a first approach to establishing a comprehensive PA knowledge base.
LP design, PA verification, and Unified Power Format (UPF) or IEEE-1801 power format standards are no longer special features. These technologies and methodologies are now part of industry-standard design, verification, and implementation flows (DVIF). Almost every chip design today incorporates some kind of low power technique either through power management on chip, by dividing the design into different voltage areas and controlling the voltages, through PA dynamic and PA static verification, or their combination.
The entire LP design and PA verification process involves thousands of techniques, tools, and methodologies, employed from the register transfer level (RTL) of design abstraction down to the synthesis or place-and-route levels of physical design. These techniques, tools, and methodologies are evolving everyday through the progression of design-verification complexity and more intelligent ways of handling that complexity by engineers, researchers, and corporate engineering policy makers.
- Book Title Low-Power Design and Power-Aware Verification
- DOI https://doi.org/10.1007/978-3-319-66619-8
- Copyright Information Springer International Publishing AG 2018
- Publisher Name Springer, Cham
- eBook Packages Engineering Engineering (R0)
- Hardcover ISBN 978-3-319-66618-1
- Softcover ISBN 978-3-319-88286-4
- eBook ISBN 978-3-319-66619-8
- Edition Number 1
- Number of Pages XV, 155
- Number of Illustrations 7 b/w illustrations, 12 illustrations in colour
Circuits and Systems
Performance and Reliability
- Buy this book on publisher's site